# 18-640 Foundations of Computer Architecture

# Lecture 4: "Superscalar Implementation and Instruction Flow"

John Paul Shen September 4, 2014

- Required Reading Assignments:
  - · Chapters 4 and 5 of Shen and Lipasti (SnL)
- Recommended Reference:
  - T. Yeh and Y. Patt, "Two-Level Adaptive Branch Prediction," Intl. Symposium on Microarchitecture, November 1991.



9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 1

# 18-640 Foundations of Computer Architecture

# Lecture 4: "Superscalar Implementation and Instruction Flow"

- A. Superscalar Pipeline Implementation
  - a. Instruction Fetch and Decode
  - b. Instruction Dispatch and Issue
  - c. Instruction Execute
  - d. Instruction Complete and Retire
- B. Instruction Flow Techniques
  - a. Control Flow Graph
  - b. Introduction to Branch Prediction



9/4/2014 (© J.P. Shen)

18-640 Lecture 4





## **Superscalar Processor Implementation Issues**

- Instruction fetching Issues
  - How do we maintain high bandwidth and accurate instruction delivery
- Instruction decoding Issues
- Instruction dispatching Issues
  - Register renaming
- Instruction execution Issues
  - Centralized vs distributed reservation stations
- Instruction completion and Retiring Issues
  - ROB, store queues, ...

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 5

#### A.a. Instruction Fetch and Decode

- Goal: given a PC, fetch up to N instructions to execute
  - Supply the pipeline with maximum number of useful instructions per cycle
  - The fetch stage sets the maximum possible performance (IPCmax)
- Impediments

9/4/2014 (© J.P. Shen)

- Instruction cache misses
- Instruction alignment
- Complex instruction sets
  - CISC (x86, 390, etc)
- Branches and jumps

Determining the instruction address (branch direction & targets)

betermining the instruction dudiess (branch direc

• Will start in this lecture and finish in next one...

18-640 Lecture 4

Carnegie Mellon University 6

3 instructions fetched



#### Wide Instruction Fetches

- For a N-way superscalar, need ≥ N-way fetching
  - Otherwise, N-way ILP can never be achieved
  - Sometimes, wider than n-way fetch helps why?
- Implementation: wide port to I-cache
  - Read many/all words from I-cache
  - Select those from current PC to first taken branch
- Reducing cache misses (remember?)
  - Separate I-cache
  - Larger block size, larger cache size (any problems?)
  - Higher associativity
  - 2nd-level cache, prefetching

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 7

Carnegie Mellon University 8

#### **Instruction Cache Organization** Address Address Cache Tag Cache line Tag decoder decoder line Tag Tag Tag Tag 1 cache line = 1 physical row 1 cache line = 2 physical rows ■ These are logical views: In practice, tags & data may be stored separately 9/4/2014 (© J.P. Shen)

18-640 Lecture 4



# Solving the Alignment Problem

- Software solution: align taken branch targets to I-cache row starts
  - Effect on code size?
  - Effect on the I-cache miss rate?
  - What happens when we go to the next chip?
- Hardware solution

9/4/2014 (© J.P. Shen)

- Detect (mis)alignment case
- Allow access of multiple rows (current and sequential next)
  - True multi-ported cache, over-clocked cache, multi-banked cache, ...
  - Or keep around the cache line from previous access
    - Assuming a large basic block
- Collapse the two fetched rows into one instruction group

18-640 Lecture 4



#### **Cache Line Underutilization**

- What if we have <N instructions between two taken branches?</p>
  - Or predicted taken branches?
- Solution: read multiple cache lines
  - Current and predicted next cache line
  - Merge instructions from two cache lines using a collapsing buffer
  - Question: how do we get the predicted next cache line address?

18-640 Lecture 4

- Need two predictions (PCs) per cycle
- Easier cases to handle

9/4/2014 (© J.P. Shen)

Intra-cache line forward & backward branches

## **Instruction Decoding Issues**

- Primary decoding tasks
  - Identify individual instructions for CISC ISAs
  - Determine instruction types (especially branches)
    - Drop instructions after (predicted) taken branches
    - Potentially restart the fetch pipeline from target address
  - Determine dependences between instructions
- Two important factors
  - Instruction set architecture (RISC vs. CISC)
    - Determines decoding difficulty
  - Pipeline width
    - Sets the number of comparators for dependence detection

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 13

Intel Pentium Pro (P6) Fetch/Decode x86 Macro-Instruction Bytes from IFU To next Instruction buffer 16 bytes address calculation Decoder Decoder Decoder uROM **Branch** address 4 uops calculation 1 uop 1 uop uop queue (6) Up to 3 uops Issued to dispatch Carnegie Mellon University 14 9/4/2014 (© J.P. Shen) 18-640 Lecture 4









# **Instruction Fetch Buffer**



- Smooth out the rate mismatch between fetch and execution
  - Neither the fetch bandwidth nor the execution bandwidth is consistent
- Fetch bandwidth should be higher than execution bandwidth
  - We prefer to have a stockpile of instructions in the buffer to hide cache miss latencies.
  - This requires both raw cache bandwidth + control flow speculation

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 19

#### A.c. Instruction Execute

- Current trends
  - More parallelism ← forwarding/bypass very challenging
  - Deeper pipelines
  - More diversity
- Functional unit types
  - Integer
  - Floating point
  - Load/store ← most difficult to make parallel
  - Branch
  - Specialized units (media)

9/4/2014 (© J.P. Shen)

18-640 Lecture 4





# **Specialized Functional Units in Pentium 4**



- Intel Pentium 4 staggered adders Fireball
- Run at 2x clock frequency
- Two 16-bit bitslices
- Dependent ops execute on halfcycle boundaries
- Full result not available until full cycle later

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 23

# A.d. Instruction Complete and Retire

- Out-of-order execution
  - ALU instructions
  - Load/store instructions
- In-order completion/retirement
  - Precise exceptions
  - Memory coherence and consistency
- Solutions
  - Reorder buffer
  - Store buffer
  - Load queue snooping (later)

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

## **Exceptional Limitations**

- Precise exceptions: when exception occurs on instruction i
  - Instruction i has not modified the processor state (regs, memory)
  - All older instructions have fully completed
  - No younger instruction has modified the processor state (regs, memory)
- How do we maintain precise exception in a simple pipelined processor?
- What makes precise exceptions difficult on a
  - In-order diversified pipeline?
  - Out-of-order pipeline?

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 25

### Precise Exceptions and OOO Processors

- Solution: force instructions to update processor state in-order
  - Register and memory updates done in order
  - Usually called instruction retirement or graduation or commitment
- Implementation: Re-Order Buffer (ROB)
  - A FIFO for instruction tracking
  - 1 entry per instruction
    - PC, register/memory address, new value, ready, exception
- ROB algorithm
  - Allocate ROB entries at dispatch time in-order (FIFO)
  - Instructions update their ROB entry when they complete
  - Examine head of ROB for in-order retirement
    - If done retire, otherwise wait (this forces order)
    - If exception, flush contents of ROB, restart from instruction PC after handler

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

#### Re-Order Buffer Issues

- Problem
  - Already computed results must wait in the reorder buffer when they may be needed by other instructions which could otherwise execute.
  - Data dependent instructions must wait until the result has been committed to register
- Solution
  - Forwarding from the re-order buffer
    - Allows data in ROB to be used in place of data in registers
  - Forwarding implementation 1: search ROB for values when registers read
    - Only latest entry in ROB can be used
    - Many comparators, but logic is conceptually simple
  - Forwarding implementation 2: use score-board to track results in ROB
    - Register scoreboard notes if latest value in ROB and # of ROB entry
    - Don't need to track FU any more; an instruction is fully identified by ROB entry

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 27

# **ROB Alternatives: History File**

- A FIFO operated similarly to the ROB but logs old register values
  - Entry format just like ROB
- Algorithm
  - Entries allocated in-order at dispatch
  - Entries updated out-of-order at completion time
    - Destination register updated immediately
    - Old value of register noted in re-order buffer
  - Examine head of history file in-order
    - If no exception just de-allocate
    - If exception, reverse history file and undo all register updates before flushing
- Advantage: no need for separate forwarding from ROB
- Disadvantage: slower recovery from exceptions

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

#### **ROB Alternatives: Future File**

- Use two separate register files:
  - Architectural file ⇒ Represents sequential execution.
  - Future file ⇒ Updated immediately upon instruction execution and used as the working file.
- Algorithm
  - When instruction reaches the head of ROB, it is committed to the architectural file
  - On an exception changes are brought over from the architectural file to the future file based on which instructions are still represented in the ROB
- Advantage: no need for separate forwarding from ROB
- Disadvantage: slower recovery from exceptions

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 29

# B.a. Control Flow Graph (CFG)

Your program is actually a control flow graph

> Shows possible paths of control flow through basic blocks

Control Dependence

Node X is control dependent on Node Y if the computation in Y determines whether X executes





9/4/2014 (© J.P. Shen)

18-640 Lecture 4



## **Branch Types and Implementation**

- Types of Branches
  - Conditional or Unconditional?
  - Subroutine Call (aka Link), needs to save PC?
  - How is the branch target computed?
    - Static Target
      e.g. immediate, PC-relative
    - Dynamic targetse.g. register indirect
- Conditional Branch Architectures
  - Condition Code "N-Z-C-V" e.g. PowerPC
  - General Purpose Register e.g. Alpha, MIPS
  - Special Purposes register
    e.g. Power's Loop Count

9/4/2014 (© J.P. Shen) 18-640 Lecture 4 Carnegie Mellon University 32

#### What's So Bad About Branches?

#### Robs instruction fetch bandwidth and ILP

- Use up execution resources
- Fragmentation of I-cache lines
- Disruption of sequential control flow
  - Need to determine branch direction (conditional branches)
  - Need to determine branch target

#### Example:

- We have a N-way superscalar processor (N is large)
- A branch every 5 instructions that takes 3 cycles to resolve
- What is the effective fetch bandwidth?

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 33

**Disruption of Sequential Control Flow** Fetch Instruction/Decode Buffer Decode Dispatch Buffer Dispatch Reservation Stations Issue Branch Execute \_ \_ \_Finish\_ Reorder/ Completion Buffer Complete Store Buffer Retire Carnegie Mellon University 34 9/4/2014 (© J.P. Shen) 18-640 Lecture 4

# Riseman and Foster's Study

- 7 benchmark programs on CDC-3600
- Assume infinite machine:
  - Infinite memory and instruction stack, register file, fxn units Consider only true dependency at data-flow limit
- If bounded to single basic block, i.e. no bypassing of branches  $\Rightarrow$  maximum speedup is 1.72
- Suppose one can bypass conditional branches and jumps (i.e. assume the actual branch path is always known such that branches do not impede instruction execution)

Br. Bypassed: 0 1 2 32 128 1.72 2.72 3.62 7.21 24.4 51.2 Max Speedup:

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 35

## **B.b.** Introduction to Branch Prediction

- Why do we need branch prediction?
- What do we need to predict about branches?
- Why are branches predictable?
- What mechanisms do we need for branch prediction?

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

#### Static Branch Prediction

- Option #1: based on type or use of instruction
  - E.g., assume backwards branches are taken (predicting a loop)
  - Can be used as a backup even if dynamic schemes are used
- Option #2: compiler or profile branch prediction
  - Collect information from instrumented run(s)
  - Recompile program with branch annotations (hints) for prediction
    - See heuristics list in next slide
  - Can achieve 75% to 80% prediction accuracy
- Why would dynamic branch prediction do better?

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 37

# Heuristics for Static Prediction (Ball & Larus, PPoPP1993)

| Heuristic      | Description                                                                                                                                                                              |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Loop<br>Branch | If the branch target is back to the head of a loop, predict taken.                                                                                                                       |
| Pointer        | If a branch compares a pointer with NULL, or if two pointers are compared, predict in the direction that corresponds to the pointer being not NULL, or the two pointers not being equal. |
| Opcode         | If a branch is testing that an integer is less than zero, less than or equal to zero, or equal to a constant, predict in the direction that corresponds to the test evaluating to false. |
| Guard          | If the operand of the branch instruction is a register that gets used before being redefined in the successor block, predict that the branch goes to the successor block.                |
| Loop Exit      | If a branch occurs inside a loop, and neither of the targets is the loop head, then predict that the branch does not go to the successor that is the loop exit.                          |
| Loop<br>Header | Predict that the successor block of a branch that is a loop header or a loop preheader is taken.                                                                                         |
| Call           | If a successor block contains a subroutine call, predict that the branch goes to that successor block.                                                                                   |
| Store          | If a successor block contains a store instruction, predict that the branch does not go to that successor block.                                                                          |
| Return         | If a successor block contains a return from subroutine instruction, predict that the branch does not go to that successor block.                                                         |

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

# **Dynamic Branch Prediction Tasks**

- Target Address Generation
  - · Access register
    - PC, GP register, Link register
  - Perform calculation
    - +/- offset, auto incrementing/decrementing
  - ⇒ Target Speculation
- Condition Resolution
  - · Access register
    - Condition code register, data register, count register
  - Perform calculation
    - Comparison of data register(s)
  - ⇒ Condition Speculation

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 39

Target Address Generation Decode Buffer Decode Reg. Reg. ind. with Dispatch Buffer Dispatch offset Reservation Stations Issue Branch Execute \_\_\_Finish\_ Completion Buffer Complete Store Buffer Retire Carnegie Mellon University 40 9/4/2014 (© J.P. Shen) 18-640 Lecture 4

# **Determining Branch Target**

Problem: Cannot fetch subsequent instructions until branch target is determined

- Minimize delay
  - Generate branch target early in the pipeline
- Make use of delay
  - Bias for not taken
  - Predict branch targes
  - For both PC-relative vs register Indirect targets

9/4/2014 (© J.P. Shen)

18-640 Lecture 4



# **Determining Branch Direction**

Problem: Cannot fetch subsequent instructions until branch direction is determined

- Minimize penalty
  - Move the instruction that computes the branch condition away from branch (ISA & compiler)
    - 3 branch components can be separated
    - Specify end of BB, specify condition, specify target
- Make use of penalty
  - Bias for not-taken
  - Fill delay slots with useful/safe instructions (ISA &compiler)
  - Follow both paths of execution (hardware)
  - Predict branch direction (hardware)

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 43

**Dynamic Branch Target Prediction** nPC to Icache specu. target nPC(seq.) = PC+4Branch Fetch Predictor specu. cond. (using a BTB) Decode Buffer BTB Decode update (target addr. Dispatch Buffer nPC=BP(PC)and history) Dispatch Reservation **Stations** Issue Branch Execute \_ \_ \_ Finish\_ **Completion Buffer** Carnegie Mellon University 44 9/4/2014 (© J.P. Shen) 18-640 Lecture 4

# Target Prediction: Branch Target Buffer (BTB)

#### Branch target buffer (BTB)



- A small "cache-like" memory in the instruction fetch stage
- Remembers previously executed branches, their addresses (PC), information to aid target prediction, and most recent target addresses
- I-fetch stage compares current PC against those in BTB to "guess" nPC
  - If matched then prediction is made else nPC=PC+4
  - If predict taken then nPC=target address in BTB else nPC=PC+4
- When branch is actually resolved, BTB is updated

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 45

# More on BTB (aka BTAC)

- Typically a large associative structure
  - Pentium3: 512 entries, 4-way; Opteron: 2K entries, 4-way
- Entry format
  - Valid bit, address tag (PC), target address, fall-through BB address (length of BB), branch type info, branch direction prediction
- BTB provides both target and direction prediction
- Multi-cycle BTB access?
  - The case in many modern processors (2 cycle BTB)
  - Start BTB access along with I-cache in cycle 0
  - In cycle 1, fetch from BTB+N (predict not-taken)
  - In cycle 2, use BTB output to verify
    - 1 cycle fetch bubble if branch was taken

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

#### **Branch Condition Prediction**

- Biased For Not Taken
  - Does not affect the instruction set architecture
  - Not effective in loops
- Software Prediction
  - Encode an extra bit in the branch instruction
    - Predict not taken: set bit to 0
    - Predict taken: set bit to 1
  - Bit set by compiler or user; can use profiling
  - Static prediction, same behavior every time
- Prediction Based on Branch Offsets
  - Positive offset: predict not taken
  - Negative offset: predict taken
- Prediction Based on History

9/4/2014 (© J.P. Shen)

18-640 Lecture 4

Carnegie Mellon University 47

**Dynamic Branch Prediction Based on History** Use HW tables to  $^{\circ}$ icache track history of Branch direction/targets Branch **Target** History nextPC = Address Decode Buffer Table Cache function(PC, Decode history) Dispatch Buffer Need to verify feedback Dispatch prediction Branch still gets to execute Execute More Next Time.... 9/4/2014 (© J.P. Shen) Carnegie Mellon University 48 18-640 Lecture 4